EEPW首页| 器件索引| 厂商列表| IC替换| 微缩略语| 电路图查询
器件查询:
400万器件资料库等您来搜!
首页>ONSEMI> MC100E210FNR2

MC100E210FNR2

器件名称: MC100E210FNR2
功能描述: 5V ECL Dual 1:4, 1:5 Differential Fanout Buffer
文件大小: 64.9KB 共8页
生产厂商: ONSEMI
下  载: 在线浏览点击下载
简  介: MC100E210 5V ECL Dual 1:4, 1:5 Differential Fanout Buffer The MC100E210 is a low voltage, low skew dual differential ECL fanout buffer designed with clock distribution in mind. The device features two fanout buffers, a 1:4 and a 1:5 buffer, on a single chip. The device features fully differential clock paths to minimize both device and system skew. The dual buffer allows for the fanout of two signals through a single chip, thus reducing the skew between the two fundamental signals from a parttopart skew down to an outputtooutput skew. This capability reduces the skew by a factor of 4 as compared to using two LVE111’s to accomplish the same task. The lowest TPD delay time results from terminating only one output pair, and the greatest TPD delay time results from terminating all the output pairs. This shift is about 1020 pS in TPD. The skew between any two output pairs within a device is typically about 25 nS. If other output pairs are not terminated, the lowest TPD delay time results from both output pairs and the skew is typically 25 nS. When all outputs are terminated, the greatest TPD (delay time) occurs and all outputs display about the same 1020 pS increase in TPD, so the relative skew between any two output pairs remains about 25 nS. For more information on using PECL, designers should refer to Application Note AN1406/D. The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input ……
相关电子器件
器件名 功能描述 生产厂商
MC100E210FNR2 5V ECL Dual 1:4, 1:5 Differential Fanout Buffer ONSEMI
MC100E210FNR2 Low Voltage Dual 1:4, 1:5 Differential Fanout Buffer ONSEMI
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2