EEPW首页| 器件索引| 厂商列表| IC替换| 微缩略语| 电路图查询
器件查询:
400万器件资料库等您来搜!
首页>ESMT> M13S2561616A-5TG

M13S2561616A-5TG

器件名称: M13S2561616A-5TG
功能描述: 4M x 16 Bit x 4 Banks Double Data Rate SDRAM
文件大小: 1212.41KB 共48页
生产厂商: ESMT
下  载: 在线浏览点击下载
简  介: ESMT Revision History Revision 0.1 (28 Apr. 2006) - Original M13S2561616A Revision 1.0 (07 Jun. 2006) - Delete Preliminary at ever page - Revise typing error of page1 Revision 1.1 (09 May. 2007) - Modify PD, DC specifications and MRS Revision 1.2 (12 Jun. 2007) - Modify tDQSS Revision 1.3 (13 Jul. 2007) - Add -4 speed grade Elite Semiconductor Memory Technology Inc. Publication Date : Jul. 2007 Revision : 1.3 1/48 ESMT DDR SDRAM Features z z z z z z z z z z z z z z z z z z z z M13S2561616A 4M x 16 Bit x 4 Banks Double Data Rate SDRAM JEDEC Standard Internal pipelined double-data-rate architecture, two data access per clock cycle Bi-directional data strobe (DQS) On-chip DLL Differential clock inputs (CLK and CLK ) DLL aligns DQ and DQS transition with CLK transition Quad bank operation CAS Latency : 2; 2.5; 3 Burst Type : Sequential and Interleave Burst Length : 2, 4, 8 All inputs except data & DM are sampled at the rising edge of the system clock(CLK) Data I/O transitions on both edges of data strobe (DQS) DQS is edge-aligned with data for reads; center-aligned with data for WRITE Data mask (DM) for write masking only VDD = 2.3V ~ 2.7V, VDDQ = 2.3V ~ 2.7V VDD = 2.6V ~ 2.8V, VDDQ = 2.6V ~ 2.8V (only for speed -4) Auto & Self refresh 7.8us refresh interval SSTL-2 I/O interface 66pin TSOPII package Ordering information : PRODUCT NO. M13S2561616A -4TG M13S2561616A -5TG M13S2561616A -6TG MAX FREQ 250MHz 200MHz 166MHz VDD 2.7V 2.5V PACKAGE TSOPII TSOPII COMMENTS Pb-free……
相关电子器件
器件名 功能描述 生产厂商
M13S2561616A-5TG 4M x 16 Bit x 4 Banks Double Data Rate SDRAM ESMT
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2