EEPW首页| 器件索引| 厂商列表| IC替换| 微缩略语| 电路图查询
器件查询:
400万器件资料库等您来搜!
首页>TI> CD54HCT166

CD54HCT166

器件名称: CD54HCT166
功能描述: High-Speed CMOS Logic 8-Bit Parallel-In/Serial-Out Shift Register
文件大小: 274.45KB 共13页
生产厂商: TI
下  载: 在线浏览点击下载
简  介: CD54HC166, CD74HC166, CD54HCT166, CD74HCT166 Data sheet acquired from Harris Semiconductor SCHS157C February 1998 - Revised October 2003 High-Speed CMOS Logic 8-Bit Parallel-In/Serial-Out Shift Register Description The ’HC166 and ’HCT166 8-bit shift register is fabricated with silicon gate CMOS technology. It possesses the low power consumption of standard CMOS integrated circuits, and can operate at speeds comparable to the equivalent low power Schottky device. The ’HCT166 is functionally and pin compatible with the standard ’LS166. The 166 is an 8-bit shift register that has fully synchronous serial or parallel data entry selected by an active LOW Parallel Enable (PE) input. When the PE is LOW one setup time before the LOW-to-HIGH clock transition, parallel data is entered into the register. When PE is HIGH, data is entered into the internal bit position Q0 from Serial Data Input (DS), and the remaining bits are shifted one place to the right (Q0 → Q1 → Q2, etc.) with each positive-going clock transition. For expansion of the register in parallel to serial converters, the Q7 output is connected to the DS input of the succeeding stage. The clock input is a gated OR structure which allows one input to be used as an active LOW Clock Enable (CE) input. The pin assignment for the CP and CE inputs is arbitrary and can be reversed for layout convenience. The LOW-to-HIGH transition of CE input should only take place while the CP is HIGH for predictable operation. A LOW on the Mas……
相关电子器件
器件名 功能描述 生产厂商
CD54HCT166F3A High-Speed CMOS Logic 8-Bit Parallel-In/Serial-Out Shift Register TI
CD54HCT166 High-Speed CMOS Logic 8-Bit Parallel-In/Serial-Out Shift Register TI
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2