EEPW首页| 器件索引| 厂商列表| IC替换| 微缩略语| 电路图查询
器件查询:
400万器件资料库等您来搜!
首页>STMICROELECTRONICS> M74HC165TTR

M74HC165TTR

器件名称: M74HC165TTR
功能描述: 8 BIT PISO SHIFT REGISTER
文件大小: 475.91KB 共12页
生产厂商: STMICROELECTRONICS
下  载: 在线浏览点击下载
简  介: M74HC165 8 BIT PISO SHIFT REGISTER s s s s s s s HIGH SPEED : tPD = 15ns (TYP.) at VCC = 6V LOW POWER DISSIPATION: ICC =4A(MAX.) at TA=25°C HIGH NOISE IMMUNITY: VNIH = V NIL = 28 % VCC (MIN.) SYMMETRICAL OUTPUT IMPEDANCE: |IOH| = IOL = 4mA (MIN) BALANCED PROPAGATION DELAYS: tPLH tPHL WIDE OPERATING VOLTAGE RANGE: VCC (OPR) = 2V to 6V PIN AND FUNCTION COMPATIBLE WITH 74 SERIES 165 DIP SOP TSSOP ORDER CODES PACKAGE DIP SOP TSSOP TUBE M74HC165B1R M74HC165M1R T&R M74HC165RM13TR M74HC165TTR DESCRIPTION The M74HC165 is an high speed CMOS 8 BIT PISO SHIFT REGISTER fabricated with silicon gate C2MOS technology. This device contains eight clocked master slave RS flip-flops connected as a shift register, with auxiliary gating to provide over-riding asynchronous parallel entry. Parallel data enters when the shift/load input is low. The parallel data can change while shift/load is low, provided that the recommended set-up and hold times are observed. For clocked operation, shift/load must be high. The two clock input perform identically; one can be used as a clock inhibit by applying a high signal; to permit this operation clocking is accomplished through a 2 input nor gate. To avoid double clocking, however, the inhibit signal should only go high while the clock is high. Otherwise the rising inhibit signal will cause the same response as rising clock edge. All inputs are equipped with protection circuits against static discharge and transient excess voltage. PIN CONNECTIO……
相关电子器件
器件名 功能描述 生产厂商
M74HC165TTR 8 BIT PISO SHIFT REGISTER STMICROELECTRONICS
《电子产品世界》杂志社 版权所有 北京东晓国际技术信息咨询有限公司
Copyright ©2002 ELECTRONIC ENGINEERING & PRODUCT WORLD. All rights reserved.
京ICP备12027778号-2