首页 | 嵌入式系统 | 显示技术 | 模拟IC/电源 | 元件与制造 | 其他IC/制程 | 消费类电子 | 无线/通信 | 汽车电子 | 工业控制 | 医疗电子 | 测试测量
首页> 分享下载> 嵌入式系统> 【应用手册】AN 550: Using the DLL Phase Offset Feature in Stratix FPGAs and HardCopy ASICs

【应用手册】AN 550: Using the DLL Phase Offset Feature in Stratix FPGAs and HardCopy ASICs

资料介绍
【应用手册】AN 550: Using the DLL Phase Offset Feature in Stratix FPGAs and HardCopy ASICs
This application note describeshowto implement the delay-locked loop (DLL) phase
offset feature with Altera® Stratix® FPGAs and HardCopy® ASICs.
AN 550: Using the DLL Phase Offset
Feature in Stratix FPGAs and
HardCopy ASICs
March 2010 AN-550-2.0




This application note describes how to implement the delay-locked loop (DLL) phase
offset feature with Altera Stratix FPGAs and HardCopy ASICs.


Introduction
A DLL provides a process, voltage, and temperature (PVT)-compensated delay that
you can use to phase shift the read clock from an external
标签: AlteraFPGAStratixHardCopyASICDLL
【应用手册】AN 550: Using the DLL Phase Offset Feature in Stratix FPGAs and HardCopy ASICs
本地下载

评论